# PGA202/203 # Digitally Controlled Programmable-Gain INSTRUMENTATION AMPLIFIER ## **FEATURES** - DIGITALLY PROGRAMMABLE GAINS: DECADE MODEL—PGA202 GAINS OF 1, 10, 100, 1000 BINARY MODEL—PGA203 GAINS OF 1, 2, 4, 8 - LOW BIAS CURRENT: 50pA max FAST SETTLING: 2µs to 0.01% LOW NON-LINEARITY: 0.012% max - HIGH CMRR: 80dB min - NEW TRANSCONDUCTANCE CIRCUITRY - LOW COST ## **APPLICATIONS** - DATA ACQUISITION SYSTEMS - AUTO-RANGING CIRCUITS - DYNAMIC RANGE EXPANSION - REMOTE INSTRUMENTATION - TEST EQUIPMENT ## DESCRIPTION The PGA202 is a monolithic instrumentation amplifier with digitally controlled gains of 1, 10, 100, and 1000. The PGA203 provides gains of 1, 2, 4, and 8. Both have TTL or CMOS-compatible inputs for easy microprocessor interface. Both have FET inputs and a new transconductance circuitry that keeps the bandwidth nearly constant with gain. Gain and offsets are laser trimmed to allow use without any external components. Both amplifiers are available in ceramic or plastic packages. The ceramic package is specified over the full industrial temperature range while the plastic package covers the commercial range. Covered by U.S. PATENT #4,883,422 International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706 Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 # **SPECIFICATIONS** #### **ELECTRICAL** At +25°C, $V_{CC} = \pm 15V$ unless otherwise noted. | | | PG/ | \202/203 <i>i</i> | AG(1) | PG/ | A202/203I | 3G <sup>(1)</sup> | PG | A202/203I | (P(1) | | |------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------|----------------------------------|-------------|------------------|------------------------------------|-----------------|--------------------|-----------------|----------------------------------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | GAIN<br>Error <sup>(2)</sup><br>Nonlinearity<br>Gain vs Temperature | G < 1000<br>G = 1000<br>G < 1000<br>G = 1000<br>G < 100 | | 0.05<br>0.1<br>0.002<br>0.02<br>3 | 0.25<br>1<br>0.015<br>0.06<br>25 | | * 0.08<br>*<br>* | 0.15<br>0.5<br>0.012<br>0.04<br>15 | | * * * * * | *<br>*<br>* | %<br>%<br>%<br>%<br>ppm/°C | | Can vs Temperature | G = 100<br>G = 1000 | | 40<br>100 | 120<br>300 | | * | 60<br>150 | | * | | ppm/°C<br>ppm/°C | | RATED OUTPUT Voltage Over Specified Temperature Current Impedance | $ I_{OUT} \le 5mA$<br>See Typical Perf. Curve $ V_{OUT} \le 10V$ | ±10<br>±5 | ±12<br>±9<br>±10<br>0.5 | | * | * * * | | * | *<br>±10<br>*<br>* | | V<br>V<br>mA<br>Ω | | ANALOG INPUTS Common-Mode Range Absolute Max Voltage <sup>(3)</sup> Impedance, Differential Common-Mode | No Damage | ±10 | ±13<br>10 3<br>10 1 | ±V <sub>CC</sub> | * | * * | * | * | * * | * | V<br>V<br>GΩ pF<br>GΩ pF | | OFFSET VOLTAGE (RTI) Initial Offset at 25°C <sup>(4)</sup> vs Temperature Offset vs Time | | | ±(0.5 + 5/G)<br>±(3 + 50/G) | ±(2 + 24/G)<br>±(24 + 240/G) | | * | ±(1 +<br>12/G)<br>±(12 +<br>120/G) | | * | * | mV<br>μV/°C<br>μV/Month | | Offset vs Supply | 10 ≤ V <sub>CC</sub> ≤ 15 | | 10 +<br>250/G | 100 +<br>900/G | | * | 50 +<br>450/G | | * | * | μν/Μοτιιτί<br>μV/V | | INPUT BIAS CURRENT<br>Initial Bias Current: at 25°C<br>at 85°C<br>Initial Offset Current: at 25°C<br>at 85°C | | | 10<br>640<br>5<br>320 | 50<br>3200<br>25<br>1600 | | * * * | *<br>*<br>* | | *<br>*<br>* | * * * | pA<br>pA<br>pA<br>pA | | COMMON-MODE REJECTION F | | | | | | | | | | | | | | G = 1<br>G = 10<br>G = 100<br>G = 1000 | 80<br>86<br>92<br>94 | 100<br>110<br>120<br>120 | | *<br>*<br>* | * * * | | *<br>*<br>* | * * * | | dB<br>dB<br>dB<br>dB | | INPUT NOISE Noise Voltage 0.1 to 10Hz Noise Density at 10kHz (5) | | | 1.7<br>12 | | | * | | | * | | μVp-p<br>nV/√Hz | | OUTPUT NOISE Noise Voltage 0.1 to 10Hz Density at 1kHz (5) | | | 32<br>400 | | | * | | | * | | μVp-p<br>nV/√Hz | | Frequency Response Full Power Bandwidth Slew Rate Settling Time (0.01%) <sup>(7)</sup> Overload Recovery Time <sup>(7)</sup> | G < 1000<br>G = 1000<br>G < 1000<br>G = 1000<br>G < 1000<br>G = 1000<br>G < 1000<br>G = 1000 | 10 | 1000<br>250<br>400<br>100<br>20<br>2<br>10<br>5 | | 15 | * * * * * * * | | * | * * * * * * * * * | | kHz<br>kHz<br>kHz<br>kHz<br>V/µs<br>µs<br>µs<br>µs | | DIGITAL INPUTS Digital Common Range Input Low Threshold (6) Input Low Current Input High Voltage Input High Current | | -V <sub>CC</sub> | | V <sub>CC</sub> - 8<br>0.8<br>10 | * | | * * * | * | | * * * | V<br>V<br>μΑ<br>V<br>μΑ | | POWER SUPPLY Rated Voltage Voltage Range Quiescent Current | | ±6 | ±15<br>6.5 | ±18 | * | * | * | * | * | * | V<br>V<br>mA | | | | -25<br>-55<br>-65 | 100 | 85<br>125<br>150 | * * | * | * * | 0<br>-25<br>-40 | * | 70<br>85<br>100 | %<br>0<br>0<br>0<br>0 | $<sup>^{\</sup>star}$ Same as the PGA202/203AG $NOTES: (1) All \ specifications \ apply \ to \ both \ the \ PGA 202 \ and \ the \ PGA 203. \ Values \ given \ for \ a \ gain \ of \ 10 \ are \ the \ same \ for \ a \ gain \ of \ 8 \ and \ other \ values \ may \ be \ interpolated.$ <sup>(6)</sup> Threshold voltages are referenced to Digital Common. (7) From input change or gain change. <sup>(2)</sup> Measured with a 10k load. (3) The analog inputs are internally diode clamped. (4) Adjustable to zero. (5) $V_{NOISE\,(RTI)} = \sqrt{(V_{N\,INPUT})^2 + (V_{N\,OUTPUT}/Gain)^2}$ . #### **PIN CONFIGURATION** #### **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage | ±18V | |-----------------------------------|---------------------------| | Internal Power Dissipation | 750mW | | Analog and Digital Inputs | ±(V <sub>CC</sub> + 0.5V) | | Operating Temperature Range: | | | G Package | 55°C to +125°C | | P Package | 40°C to +100°C | | Lead Temperature (soldering, 10s) | 300°C | | Output Short Circuit Duration | Continuous | | Junction Temperature | 175°C | | | | #### **PACKAGE INFORMATION** | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |----------|--------------------|------------------------------------------| | PGA202KP | 14-Pin Plastic DIP | 010 | | PGA202AG | 14-Pin Ceramic DIP | 169 | | PGA202BG | 14-Pin Ceramic DIP | 169 | | PGA203KP | 14-Pin Plastic DIP | 010 | | PGA203AG | 14-Pin Ceramic DIP | 169 | | PGA203BG | 14-Pin Ceramic DIP | 169 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book. #### **ORDERING INFORMATION** | CITELITIE | 0 | • | | | |----------------------------------|--------------------------------------------------------|-------------------------------------------|--------------------------------------------------|-------------------------------------------| | | | | TEMPERATURE | OFFSET VOLTAGE | | MODEL | GAINS | PACKAGE | RANGE | MAX (mV) | | PGA202KP<br>PGA202AG<br>PGA202BG | 1, 10, 100, 1000<br>1, 10, 100, 1000<br>1, 10, 100, 10 | Plastic DIP<br>Ceramic DIP<br>Ceramic DIP | 0°C to +70°C<br>-25°C to +85°C<br>-25°C to +85°C | ±(2 + 24/G)<br>±(2 + 24/G)<br>±(1 + 12/G) | | PGA203KP<br>PGA203AG<br>PGA203BG | 1, 2, 4, 8<br>1, 2, 4, 8<br>1, 2, 4, 8 | Plastic DIP<br>Ceramic DIP<br>Ceramic DIP | 0°C to +70°C<br>-25°C to +85°C<br>-25°C to +85°C | ±(2 + 24/G)<br>±(2 + 24/G)<br>±(1 + 12/G) | The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. # **TYPICAL PERFORMANCE CURVES** $T_A = +25^{\circ}C$ , $V_S = \pm 15V$ unless otherwise noted. # TYPICAL PERFORMANCE CURVES (CONT) $T_A$ = +25°C, $V_S$ = ±15V unless otherwise noted. # **TYPICAL PERFORMANCE CURVES (CONT)** $T_A = +25$ °C, $V_S = \pm 15$ V unless otherwise noted. # TYPICAL PERFORMANCE CURVES (CONT) $T_A = +25$ °C, $V_{CC} = \pm 15$ V unless otherwise noted. # DISCUSSION OF PERFORMANCE A simplified diagram of the PGA202/203 is shown on the first page. The design consists of a digitally controlled, differential transconductance front end stage using precision FET buffers and the classical transimpedance output stage. Gain switching is accomplished with a novel current steering technique that allows for fast settling when changing gains. The result is a high performance, programmable instrumentation amplifier with excellent speed and gain accuracy. The input stage uses a new circuit topology that includes FET buffers to give extremely low input bias currents. The differential input voltage is converted into a differential output current with the transconductance gain selected by steering the input stage bias current between four identical input stages differing only in the value of the gain setting resistor. Each input stage is individually laser-trimmed for input offset, offset drift, and gain. The output stage is a differential transimpedance amplifier. Unlike the classical difference amplifier output stage, the common-mode rejection is not limited by the resistor matching. However, the output resistors are laser-trimmed to help minimize the output offset and drift. #### **BASIC CONNECTIONS** Figure 1 shows the proper connections for power supply and signal. The power supplies should be decoupled with $1\mu F$ tantalum capacitors placed as close to the amplifier as possible for maximum performance. To avoid gain and CMR errors introduced by the external components, you should connect the grounds as indicated. Any resistance in the sense line (pin 11) or the $V_{REF}$ line (pin 4) will lead to a gain error, so these lines should be kept as short as possible. To also maintain stability, avoid capacitance from the output to the input or the offset adjust pins. FIGURE 1. Basic Circuit Connections. #### **OFFSET ADJUSTMENT** Figure 2 shows the offset adjustment circuits for the PGA202/203. The input offset and the output offset are both separately adjustable. Notice that because the PGA202/203 change between four different input stages to change gain, the input offset voltage will change slightly with gain. For systems using computer autozeroing techniques, neither offset nor drift is a major concern, but it should be noted that since the input offset does change with gain, these systems should perform an autozero cycle after each gain change for optimum performance. In the output offset adjustment circuit, the choice of the buffering op amp is very important. The op amp needs to have low output impedance and a wide bandwidth to maintain full accuracy over the entire frequency range of the PGA202/203. For these reasons we recommend the OPA602 as an excellent choice for this application. FIGURE 2. Offset Adjustment Circuits. #### **GAIN SELECTION** Gain selection is accomplished by the application of a 2-bit digital word to the gain select inputs. Table I shows the gains for the different possible values of the digital input word. The logic inputs are referred to their own separate digital common pin, which can be connected to any voltage between the minus supply and 8V below the positive supply. The gains are all internally trimmed to an initial accuracy of better than 0.1%, so no external gain adjustment is required. However, if necessary the gains can be increased by the use of an external attenuator around the output stage as shown in Figure 3. Recommended resistor values for certain selected output gains are given in Table II. | PGA | | | \202 | PGA | 203 | |----------------|----------------|------|------------|-----|-------| | A <sub>1</sub> | A <sub>0</sub> | GAIN | GAIN ERROR | | ERROR | | 0 | 0 | 1 | 0.05% | 1 | 0.05% | | 0 | 1 | 10 | 0.05% | 2 | 0.05% | | 1 | 0 | 100 | 0.05% | 4 | 0.05% | | 1 | 1 | 1000 | 0.10% | 8 | 0.05% | TABLE I. Software Gain Selection. | OUTPUT GAIN | R <sub>1</sub> | R <sub>2</sub> | |-------------|----------------|----------------| | 2 | 5kΩ | 5kΩ | | 5 | 2kΩ | 8kΩ | | 10 | 1kΩ | 9kΩ | TABLE II. Output Stage Gain Control. FIGURE 3. Gain Increase with Buffered Attenuator. #### **COMMON-MODE INPUT RANGE** Unlike the classical three op amp type of circuit, the input common-mode range of the PGA202/203 does not depend on the differential input and the gain. In the standard three op amp circuit, the input common-mode signal must be kept below the maximum output voltage of the input amplifier minus 1/2 the final output voltage. If, for example, these amplifiers can swing ±12V, then to get 12V at the output you must restrict the input common-mode voltage to only 6V. The circuitry of the PGA202/203 is such that the common-mode input range applies to either input pin regardless of the output voltage. #### **OUTPUT SENSE** An output sense has been provided to allow greater accuracy in connecting the load. By attaching this feedback point to the load at the load site, IR drops due to the load currents are eliminated since they are inside the feedback loop. Proper connection is shown in Figure 1. When more current is required, a power booster can be placed in the feedback loop as shown in Figure 4. Buffer errors are minimized by the loop gain of the output amplifier. FIGURE 4. Current Boosting the Output. #### **OUTPUT FILTERING** The summing nodes of the output amplifier have also been made available to allow for output filtering. By placing matched capacitors in parallel with the existing internal capacitors as shown in Figure 5, you can lower the frequency response of the output amplifier. This will reduce the noise of the amplifier, at the cost of a slower response. The nominal frequency responses for some selected values of capacitor are shown in Table III. FIGURE 5. Output Filtering. | CUTOFF FREQUENCY | C <sub>1</sub> AND C <sub>2</sub> | |------------------|-----------------------------------| | 1MHz | None | | 100kHz | 47pF | | 10kHz | 525pF | TABLE III. Output Frequency vs Filter Capacitors. #### INPUT CHARACTERISTICS Because the PGA202/203 have FET inputs, the bias currents drawn through input source resistors have a negligible effect on DC accuracy. The picoamp currents produce no more than microvolts through megohm sources. The inputs are also internally diode clamped to the supplies. Thus, input filtering and input series protection are easily achievable. A return path for the input bias currents must always be provided to prevent the charging of any stray capacitance. Otherwise, the amplifier could wander and saturate. A $1M\Omega$ to $10M\Omega$ resistor from the input to common will return floating sources such as thermocouples and AC-coupled inputs (see Applications Section, Figures 8 and 9.) #### **DYNAMIC PERFORMANCE** The PGA202 and the PGA203 are fast-settling FET input programmable gain instrumentation amplifiers. Careful attention to minimize stray capacitance is necessary to achieve specified performance. High source resistance will interact with the input capacitance to reduce speed and overall bandwidth. Also, to maintain stability, avoid capacitance from the output to the input or the offset adjust pins. Applications with balanced source impedance will provide the best performance. In some applications, mismatched source impedances may be required. If the impedance in the negative input exceeds that in the positive input, stray capacitance from the output will create a net negative feedback and improve the stability of the circuit. If, however, the impedance in the positive input is greater, then the feedback due to stray capacitance will be positive and instability may result. The degree of positive feedback will, of course, depend on the source impedance imbalance as well as the board layout and the operating gain. The addition of a small bypass capacitor of about 5 to 50pF directly across the input terminals of the PGIA will generally eliminate any instability arising from these stray capacitances. CMR errors due to the source imbalance will also be reduced by the addition of this capacitor. The PGA202 and the PGA203 are designed for fast settling in response to changes in either the input voltage or the gain. The bandwidth and the settling times are mostly determined by the output stage and are therefore independent of gain, except at the highest gain of the PGA202 where other factors in the input stage begin to dominate. # **APPLICATIONS** In addition to general purpose applications, the PGA202/203 are designed to handle two important and demanding classes of applications: inputs with high source impedances, and rapid scanning data acquisition systems requiring fast settling time. Because the user has access to output sense and output common pins, current sources can also be constructed with a minimum of external components. Some basic application circuits are shown in Figures 6 through 12. FIGURE 6. Isolated Programmable Gain Instrumentation Amplifier. FIGURE 7. Auto Gain Ranging. FIGURE 8. AC-Coupled Differential Amplifier for Frequencies Above 0.16Hz. FIGURE 9. Floating Source Programmable Gain Instrumentation Amplifier. FIGURE 10. Low Noise Differential Amplifier with Gains of 100, 200, 400, 800. FIGURE 11. Programmable Differential In/Differential Out Amplifier. FIGURE 12. Programmable Current Source. FIGURE 13. Cascaded Amplifiers. www.ti.com 13-Aug-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | PGA202KP | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -25 to 85 | PGA202KP | Samples | | PGA202KPG4 | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -25 to 85 | PGA202KP | Samples | | PGA203KP | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -25 to 85 | PGA203KP | Samples | | PGA203KPG4 | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -25 to 85 | PGA203KP | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 13-Aug-2021 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------|--------------|--------------|------|-----|--------|--------|--------|--------| | PGA202KP | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | PGA202KPG4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | PGA203KP | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | PGA203KPG4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated