

# **Distance linear image sensor**



S12973-01CT

# Measures the distance to an object by TOF (time-of-flight) method

The distance image sensor is designed to measure the distance to an object by TOF method. When used in combination with a pulse modulated light source, this sensor outputs phase difference information on the timing that the light is emitted and received. The sensor signals are arithmetically processed by an external signal processing circuit or a PC to obtain distance data. We provide an evaluation kit for this product. Contact us for detailed information.

#### - Features

- → High-speed charge transfer
- **■** Wide dynamic range, low noise by non-destructive readout
- Operates with minimal detection errors even under fluctuating background light (charge drain function)
- **■** Real-time distance measurement

#### - Applications

- **→** Obstacle detection (self-driving, robots, etc.)
- **■** Security (intrusion detection, etc.)
- **■** Shape recognition (logistics, robots, etc.)
- Motion capture

#### Structure

| Parameter                  | Specification   | Unit   |
|----------------------------|-----------------|--------|
| Image size                 | 1.408 × 0.05    | mm     |
| Pixel pitch                | 22              | μm     |
| Pixel height               | 50              | μm     |
| Number of pixels           | 80              | pixels |
| Number of effective pixels | 64              | pixels |
| Package                    | 22-pin PWB      | -      |
| Window material            | AR-coated glass | -      |

Note: This product is not hermetically sealed.

#### - Absolute maximum ratings

| V  |
|----|
| V  |
|    |
| V  |
|    |
|    |
|    |
| V  |
|    |
|    |
| V  |
| °C |
| °C |
| °C |
|    |

<sup>\*1:</sup> When there is a temperature difference between a product and the surrounding area in high humidity environment, dew condensation may occur on the product surface. Dew condensation on the product may cause deterioration in characteristics and reliability.

Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings.

<sup>\*2:</sup> Reflow soldering, JEDEC J-STD-020 MSL 3, see P.10

#### - Recommended terminal voltage (Ta=25 °C)

| Parameter                       |                     | Symbol | Min.                | Тур. | Max.                | Unit |
|---------------------------------|---------------------|--------|---------------------|------|---------------------|------|
| Analog supply voltage           |                     | Vdd(A) | 4.75                | 5    | 5.25                | V    |
| Digital supply voltage          |                     | Vdd(D) | 4.75                | 5    | 5.25                | V    |
|                                 | Pixel amplifier     | Vsf    | 4.5                 | 5    | Vdd(A)              | V    |
| Rias voltago                    | Pixel reset         | Vr     | 4                   | 4.25 | Vdd(A)              | V    |
| Bias voltage                    | Photosensitive area | Vpg    | 0.8                 | 1.0  | 1.2                 | V    |
| Divel reset pulse veltage       | High level          | p_res  | 3.15                | -    | -                   | V    |
| Pixel reset pulse voltage       | Low level           |        | -                   | -    | $Vdd(D) \times 0.2$ |      |
| Cianal compling pulse veltage   | High level          | le.i.e | 3.15                | -    | -                   | V    |
| Signal sampling pulse voltage   | Low level           | phis   | -                   | -    | $Vdd(D) \times 0.2$ |      |
| Master sleek pulse veltage      | High level          | malle  | 3.15                | -    | -                   | V    |
| Master clock pulse voltage      | Low level           | mclk   | -                   | -    | $Vdd(D) \times 0.2$ |      |
| Signal readout trigger pulse    | High level          | tuia   | 3.15                | -    | -                   | V    |
| voltage                         | Low level           | trig   | -                   | -    | $Vdd(D) \times 0.2$ | V    |
| Output signal synchronous pulse | High level          | dclk   | $Vdd(D) \times 0.8$ | -    | -                   | V    |
| voltage                         | Low level           | ucik   | -                   | -    | $Vdd(D) \times 0.2$ | V    |

#### Electrical characteristics [Ta=25 °C, Vdd(A)=Vdd(D)=5 V]

| Parameter             | Symbol  | Condition  | Min. | Тур.    | Max. | Unit |
|-----------------------|---------|------------|------|---------|------|------|
| Clock pulse frequency | f(mclk) |            | 1 M  | -       | 5 M  | Hz   |
| Video data rate       | VR      |            | -    | f(mclk) | -    | Hz   |
| Current consumption   | Icc     | Dark state | -    | 8       | 16   | mA   |

#### **=** Electrical and optical characteristics [Ta=25 °C, Vdd(A)=Vdd(D)=5 V, Vsf=5 V, Vr=4.25 V, MCLK=5 MHz]

| Parameter                     | Symbol | Min.                 | Тур.                 | Max.                 | Unit                 |  |
|-------------------------------|--------|----------------------|----------------------|----------------------|----------------------|--|
| Spectral response range       | λ      |                      | 440 to 1000          |                      |                      |  |
| Peak sensitivity wavelength   | λр     | -                    | 800                  | -                    | nm                   |  |
| Photosensitivity*3            | S      | $1.5 \times 10^{12}$ | $2.2 \times 10^{12}$ | $2.6 \times 10^{12}$ | V/W·s·m <sup>2</sup> |  |
| Dark output                   | Vd     | -                    | 0.5                  | 10                   | V/s                  |  |
| Random noise                  | RN     | -                    | 0.4                  | 0.8                  | mV rms               |  |
| Dark output voltage*4         | Vor    | 3.1                  | 3.4                  | 3.7                  | V                    |  |
| Saturation output voltage     | Vsat   | -                    | -                    | 1.5                  | V                    |  |
| Sensitivity ratio*5           | SR     | 0.9                  | -                    | 1.25                 | -                    |  |
| Photoresponse nonuniformity*6 | PRNU   | -                    | -                    | ±10                  | %                    |  |

<sup>\*3:</sup> Monochromatic wavelength light source ( $\lambda$ =805 nm)

PRNU= $\Delta X/X \times 100 (\%)$ 

X: average of the output of all pixels,  $\Delta X$ : difference between the maximum or minimum output and X



<sup>\*4:</sup> Output value right after reset in dark state

<sup>\*5:</sup> Output ratio of Vout1 (VTX1=3 V, VTX2=VTX3=0 V) to Vout2 (VTX2=3 V, VTX1=VTX3=0 V)

<sup>\*6:</sup> Photoresponse nonuniformity (PRNU) is the output nonuniformity that occurs when the entire photosensitive area is uniformly illuminated by light which is 50% of the saturation exposure level. PRNU is measured using 64 pixels excluding 8 pixels each at both ends, and is defi ned as follow:

#### Spectral response (typical example)



#### KMPDE

### **Block diagram**



KMPDC0624EA

#### Basic connection example



## - Timing chart



KMPDC0625EA



KMPDC0432EA

#### - Calculation method of frame rate

Frame rate=1/(Time per frame) =1/(Integration time + Readout time)

It is necessary to be changed by the required distance accuracy and usage environment factors such as fluctuating background light.

Readout time=  $\frac{1}{\text{Clock pulse frequency}} \times \text{Number of horizontal pixels}$ =Time per clock (Readout time per pixel)  $\times$  Number of horizontal pixels

Calculation example of readout time (clock pulse frequency=5 MHz, number of horizontal pixels=80)

Readout time= 
$$\frac{1}{5 \times 10^6 \text{ [Hz]}} \times 80$$
  
=200 [ns] × 80  
=0.016 [ms]

When operating in non-destructive readout mode:

Time per frame=Integration time + (Readout time × Non-destructive readout count)



| Parameter                                                                                                                          | Symbol               | Min.                    | Тур.                                   | Max.                | Unit |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|----------------------------------------|---------------------|------|
| Master clock pulse duty ratio                                                                                                      | - Syllibol           | 45                      | 50                                     | 55                  | %    |
| Master clock pulse rise and fall times                                                                                             | tr(mclk), tf(mclk)   | 0                       | -                                      | 20                  | ns   |
| Pixel reset pulse high period                                                                                                      | thp(p_res)           | 10                      | _                                      | -                   | μs   |
| Pixel reset pulse rise and fall times                                                                                              | tr(p_res), tf(p_res) | 0                       | _                                      | 20                  | ns   |
| Signal sampling pulse high period                                                                                                  | thp(phic)            | 1                       | -                                      | -                   | μs   |
| Signal sampling pulse rise and fall times                                                                                          | tr(phic), tf(phic)   | 0                       | _                                      | 20                  | ns   |
| Signal readout trigger pulse rise and fall times                                                                                   | tr(trig), tf(trig)   | 0                       | _                                      | 20                  | ns   |
| Time from rising edge of master clock pulse to pixel reset pulse                                                                   |                      | 0                       | _                                      | -                   |      |
| Time from rising edge of master clock pulse to pixel reset pulse<br>Time from rising edge of pixel reset pulse to rising           | ιυ                   | U                       | -                                      | -                   | ns   |
| edge of signal sampling pulse                                                                                                      | t1                   | 1                       | -                                      | -                   | μs   |
| Time from falling edge of signal sampling pulse to rising edge of signal readout trigger pulse                                     | t2                   | 1.2                     | -                                      | -                   | μs   |
| Time from rising edge of master clock pulse to rising edge of signal readout trigger pulse                                         | t3                   | $1/4 \times 1/$ f(mclk) | -                                      | 1/2 × 1/<br>f(mclk) | S    |
| Time from rising edge of signal readout trigger pulse to rising edge of master clock pulse                                         | t4                   | $1/4 \times 1/$ f(mclk) | -                                      | 1/2 × 1/<br>f(mclk) | S    |
| Time from rising edge of master clock pulse to falling edge of signal readout trigger pulse                                        | t5                   | 1/4 × 1/<br>f(mclk)     | -                                      | 1/2 × 1/<br>f(mclk) | S    |
| Time from falling edge of signal readout trigger pulse to rising edge of master clock pulse                                        | t6                   | 1/4 × 1/<br>f(mclk)     | -                                      | 1/2 × 1/<br>f(mclk) | S    |
| Time from rising edge of master clock pulse (after reading signals from all pixels) to rising edge of output signal sampling pulse | t7                   | 1/f(mclk)               | -                                      | -                   | S    |
| Time from rising edge of master clock pulse (after reading signals from all pixels) to rising edge of pixel reset pulse            | t8                   | 1/f(mclk)               | -                                      | -                   | S    |
| Time from rising edge of master clock pulse to falling edge of output signal synchronous pulse*7                                   | td(dclk)             | 0                       | 25                                     | 50                  | ns   |
| Output signal synchronous pulse output voltage rise time (10 to 90%)*7                                                             | tr(dclk)             | -                       | 20                                     | 40                  | ns   |
| Output signal synchronous pulse output voltage fall time (10 to 90%)*7                                                             | tf(dclk)             | -                       | 20                                     | 40                  | ns   |
| Settling time of output signal 1, 2 (10 to 90%)*7 *8                                                                               | tr(Vout), tf(Vout)   | -                       | 35                                     | 70                  | ns   |
| Time from rising edge of master clock pulse to output signal 1, 2 (output 50%)*7                                                   | td(Vout)             | -                       | 40                                     | 80                  | ns   |
| Charge transfer clock pulse interval                                                                                               | tpi(VTX)             | 60                      | -                                      | -                   | ns   |
| Charge transfer clock pulse (VTX1) high period                                                                                     | thp(VTX1)            | 30                      | -                                      | -                   | ns   |
| Charge transfer clock pulse (VTX1) low period                                                                                      | tlp(VTX1)            | -                       | tpi(VTX) -<br>thp(VTX2) -<br>thp(VTX3) | -                   | ns   |
| Charge transfer clock pulse (VTX2) high period                                                                                     | thp(VTX2)            | 30                      | -                                      | -                   | ns   |
| Charge transfer clock pulse (VTX2) low period                                                                                      | tlp(VTX2)            | -                       | tpi(VTX) -<br>thp(VTX1) -<br>thp(VTX3) | -                   | ns   |
| Charge transfer clock pulse (VTX3) high period                                                                                     | thp(VTX3)            | 0                       | -                                      | -                   | ns   |
| Charge transfer clock pulse (VTX3) low period                                                                                      | tlp(VTX3)            | -                       | tpi(VTX) -<br>thp(VTX1) -<br>thp(VTX2) | -                   | ns   |
| Charge transfer clock pulse voltage rise time                                                                                      | tr(VTX)              | -                       | 3                                      | -                   | ns   |
| Charge transfer clock pulse voltage fall time                                                                                      | tf(VTX)              | -                       | 3                                      | -                   | ns   |
| Charge transfer clock High level                                                                                                   | \/TV1 \/TV2 \/TV2    | -                       | 3.3                                    | -                   | V    |
| pulse voltage Low level                                                                                                            | VTX1, VTX2, VTX3     | -                       | 0                                      | -                   | V    |
| Time from the rising edge of the signal readout trigger pulse to the start of VTX operation                                        | t9                   | 1/f(mclk)               | -                                      |                     | S    |
| Time from the end of VTX operation to the rising edge of the output signal synchronous pulse                                       | t10                  | 1/f(mclk)               | -                                      | -                   | S    |
| Time from the end of VTX operation to the rising edge of the pixel reset pulse                                                     | t11                  | 1/f(mclk)               | -                                      | -                   | S    |

<sup>\*7:</sup> Load capacitance CL=3 pF
\*8: Output voltage=0.1 V



#### **Input terminal capacitance (Ta=25 °C, Vdd=5 V)**

| Parameter                                             | Symbol | Min. | Тур. | Max. | Unit |
|-------------------------------------------------------|--------|------|------|------|------|
| Charge transfer clock pulse internal load capacitance | CLTX   | -    | 25   | -    | pF   |

## Dimensional outline (unit: mm)

#### **►** Recommended land pattern (unit: mm)





KMPDC0626EA



Tolerance unless otherwise noted: ±0.2

KMPDA0570EC

#### **₽** Pin connections

| Pin no. | Symbol | I/O | Description                        |
|---------|--------|-----|------------------------------------|
| 1       | Vr     | I   | Bias voltage (pixel reset)         |
| 2       | VTX3   | I   | Charge transfer clock pulse 3      |
| 3       | VTX2   | I   | Charge transfer clock pulse 2      |
| 4       | VTX1   | I   | Charge transfer clock pulse 1      |
| 5       | p_res  | I   | Pixel reset pulse                  |
| 6       | phis   | I   | Signal sampling pulse              |
| 7       | mclk   | I   | Master clock pulse                 |
| 8       | trig   | I   | Signal readout trigger pulse       |
| 9       | dclk   | 0   | Output signal synchronous pulse    |
| 10      | Vdd(D) | I   | Digital supply voltage             |
| 11      | GND    | I   | Ground                             |
| 12      | Vout2  | 0   | Output signal 2                    |
| 13      | Vout1  | 0   | Output signal 1                    |
| 14      | GND    | I   | Ground                             |
| 15      | Vdd(A) | I   | Analog supply voltage              |
| 16      | Vpg    | I   | Bias voltage (photosensitive area) |
| 17      | Vsf    | I   | Bias voltage (pixel amplifier)     |
| 18      | GND    | I   | Ground                             |
| 19      | GND    | I   | Ground                             |
| 20      | GND    | I   | Ground                             |
| 21      | GND    | I   | Ground                             |
| 22      | GND    | I   | Ground                             |

Note: Connect an impedance converting buffer amplifier to Vout1/Vout2 terminals so as to minimize the current flow.

## **Standard packing specifications**

■ Reel (conforms to JEITA ET-7200)

| Oı | uter diameter | Hub diameter | Tape width | Material | Electrostatic characteristics |
|----|---------------|--------------|------------|----------|-------------------------------|
|    | ф330 mm       | φ100 mm      | 24 mm      | PS       | Conductive                    |

■ Embossed tape (unit: mm, material: PS, conductive)



- Packing quantity 2000 pcs/reel
- Packing state
  Reel and desiccant in moisture-proof packaging (vacuum-sealed)

#### - Measured example of temperature profile with our hot-air reflow oven for product testing



• This product supports lead-free soldering. After unpacking, store it in an environment at a temperature of 30 °C or less and a humidity of 60% or less, and perform soldering within 168 hours.

• The effect that the product receives during reflow soldering varies depending on the circuit board and reflow oven that are used. When you set reflow soldering conditions, check that problems do not occur in the product by testing out the conditions in advance.

#### **Related information**

www.hamamatsu.com/sp/ssd/doc\_en.html

- Precautions
- · Disclaimer
- · Surface mount type products

#### Evaluation kit for distance linear image sensor (S12973-01CT)

An evaluation kit [110 mm (H) × 70 mm (V)] for understanding the operating principle of Hamamatsu's S12973-01CT distance linear image sensor is available. Contact us for detailed information.



Information described in this material is current as of April 2020.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use. Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

## AMAMATSU

www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81)53-434-3311, Fax: (81)53-434-5184

U.S.A.: Hamamatsu Corporation: 360 Footbill Road, Bridgewater, N.J. 08807, U.S.A., Telephone: (1)908-231-0960, Fax: (1)908-231-1218, E-mail: usa@hamamatsu.com

Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (49)8152-375-0, Fax: (49)8152-265-8, E-mail: info@hamamatsu.de

France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy, Cedex, France, Telephone: (33)1 69 53 71 00, Fax: (33)1 69 53 71 10, E-mail: info@hamamatsu.fr

United Kingdom: Hamamatsu Photonics Norden AB: Torshamnsgatan 35 16440 Kista, Sweden, Telephone: (46)8-509 031 00, Fax: (46)8-509 031 01, E-mail: info@hamamatsu.se

Italy: Hamamatsu Photonics Italia S.r.l.: Strada della Moia, 1 int. 6, 20020 Arese (Milano), Italy, Telephone: (39)02-93 58 17 33, Fax: (39)02-93 58 17 41, E-mail: info@hamamatsu.it

China: Hamamatsu Photonics (China) Co., Ltd.: B1201, Jiaming Center, No.27 Dongsanhuan Bellu, Chaoyang District, 100020 Beijing, P.R.China, Telephone: (86)10-6586-6006, Fax: (86)10-6586-2866, E-mail: hpc@hamamatsu.com.tom.cn

Taiwan: Hamamatsu Photonics Taiwan Co., Ltd.: 8F-3, No. 158, Section2, Gongdao 5th Road, East District, Hsinchu, 300, Taiwan R.O.C. Telephone: (86)3-659-0081, E-mail: info@hamamatsu.com.tom.tom.cn

Taiwan: Hamamatsu Photonics Taiwan Co., Ltd.: 8F-3, No. 158, Section2, Gongdao 5th Road, East District, Hsinchu, 300, Taiwan R.O.C. Telephone: (86)3-659-0081, E-mail: info@hamamatsu.com.tom.tom.cn