

# **CCD** area image sensor

S10747-0909

## **Enhanced near-infrared sensitivity** by using fully-depleted CCD technology

The S10747-0909 is a back-illuminated CCD area image sensor that has significantly improved near-infrared sensitivity and soft X-ray detection efficiency. This has been achieved by using a thick silicon substrate that allows the depletion layer to be thickened by applying a bias voltage.

#### Features

- **Quantum efficiency: 70% (\lambda=1000 nm, Ta=25 °C)**
- Pixel size: 24 × 24 μm
- **■** 512 × 512 pixels
- → Low readout noise

#### Applications

Space telescope

#### Spectral response (without window)



KMPDB0313EA

#### Soft X-ray detection efficiency



KMPDB0317EA

#### General ratings

| Parameter               | Specification                                     |  |
|-------------------------|---------------------------------------------------|--|
| Pixel size              | 24 (H) × 24 (V) μm                                |  |
| Number of pixels        | 532 (H) × 520 (V)                                 |  |
| Number of active pixels | 512 (H) × 512 (V)                                 |  |
| Active area             | 12.288 (H) × 12.288 (V) mm                        |  |
| Vertical clock phase    | 2 phases                                          |  |
| Horizontal clock phase  | 2 phases                                          |  |
| Output circuit          | One-stage MOSFET source follower                  |  |
| Package                 | 24-pin ceramic DIP (refer to dimensional outline) |  |
| Window                  | None (temporary glass window)                     |  |

#### Structure of fully-depleted back-illuminated CCD

Back-thinned CCDs the silicon substrate is only a few dozen microns thick. This means that near-infrared light is more likely to pass through the substrate (see Figure 1), thus resulting in a loss of quantum efficiency in infrared region. Thickening the silicon substrate increases the quantum efficiency in the near-infrared region but also makes the resolution worse since the generated charges diffuse into the neutral region unless a bias voltage is applied (see Figure 2). Fully-depleted back-illuminated CCDs use a thick silicon substrate that has no neutral region when a bias voltage is applied and therefore deliver high quantum efficiency in the near-infrared region while maintaining a good resolution (see Figure 3). One drawback, however, is that the dark current becomes large so that these devices must usually be cooled to about -70 °C during use.

[Figure 1] Back-thinned CCD [Figure 2] When no bias voltage is applied to thick silicon





[Figure 3] When a bias voltage is applied to thick silicon (fully-depleted back-illuminated CCD)

CCD
Surface

Photosensitive
Blue light Near-infrared light

KMPDC0332EA

#### **➡** Absolute maximum ratings (Ta=-70 °C)

| Parameter                                | Symbol       | Min. | Тур. | Max. | Unit |
|------------------------------------------|--------------|------|------|------|------|
| Operating temperature                    | Topr         | -120 | -    | +50  | °C   |
| Storage temperature                      | Tstg         | -200 | -    | +70  | °C   |
| Substrate voltage (applied bias voltage) | Vss          | -0.5 | -    | +30  | V    |
| OD voltage                               | Vod          | -25  | -    | +0.5 | V    |
| RD voltage                               | VRD          | -18  | -    | +0.5 | V    |
| ISV voltage                              | VISV         | -18  | -    | +0.5 | V    |
| ISH voltage                              | VISH         | -18  | -    | +0.5 | V    |
| IGV voltage                              | VIG1V, VIG2V | -15  | -    | +10  | V    |
| IGH voltage                              | VIG1H, VIG2H | -15  | -    | +10  | V    |
| SG voltage                               | Vsg          | -15  | -    | +10  | V    |
| OG voltage                               | Vog          | -15  | -    | +10  | V    |
| RG voltage                               | VRG          | -15  | -    | +10  | V    |
| TG voltage                               | VTG          | -15  | -    | +10  | V    |
| Vertical clock voltage                   | VP1V, VP2V   | -15  | -    | +10  | V    |
| Horizontal clock voltage                 | VP1H, VP2H   | -15  | -    | +10  | V    |

Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings.

#### Operating conditions (Ta=-70 °C)

| Parameter                       |                | Symbol    | Min.         | Тур. | Max. | Unit |   |  |
|---------------------------------|----------------|-----------|--------------|------|------|------|---|--|
| Output transistor drain voltage |                | VOD       | -22          | -20  | -18  | V    |   |  |
| Reset drain voltage             |                |           | VRD          | -13  | -12  | -11  | V |  |
| Output gate voltage             |                |           | Vog          | -6   | -5   | -4   | V |  |
| Substrate voltage               |                |           | Vss          | 0.5  | 20   | 25   | V |  |
|                                 | Vertical input | t source  | VISV         | -    | VRD  | -    | V |  |
| Test point                      | Horizontal inp | ut source | VISH         | -    | VRD  | -    | V |  |
| rest point                      | Vertical input | t gate    | VIG1V, VIG2V | -    | 0    | 3    | V |  |
|                                 | Horizontal in  | put gate  | VIG1H, VIG2H | -    | 0    | 3    | V |  |
| Vertical shift register clock   | voltago        | High      | VP1VH, VP2VH | -8   | -7   | -6   | V |  |
| vertical stillt register clock  | voitage        | Low       | VP1VL, VP2VL | 2    | 3    | 4    | V |  |
| Horizontal shift register clo   | ck voltago     | High      | VP1HH, VP2HH | -8   | -7   | -6   | V |  |
| Horizontal Shirt register clo   | ck voltage     | Low       | VP1HL, VP2HL | 2    | 3    | 4    |   |  |
| Summing gate voltage            |                | High      | Vsgh         | -8   | -7   | -6   | V |  |
| Summing gate voltage            |                | Low       | VSGL         | 2    | 3    | 4    | V |  |
| Reset gate voltage High Low     |                | High      | VRGH         | -8   | -7   | -6   | V |  |
|                                 |                | Low       | VRGL         | 2    | 3    | 4    | V |  |
| Transfer gate voltage High Low  |                | VTGH      | -8           | -7   | -6   | V    |   |  |
|                                 |                | Low       | VTGL         | 2    | 3    | 4    | V |  |
| External load resistance        |                | RL        | 20           | 22   | 24   | kΩ   |   |  |

#### **➡** Electrical characteristics (Ta=25 °C)

| Parameter                             | Symbol     | Min.    | Тур.    | Max. | Unit |
|---------------------------------------|------------|---------|---------|------|------|
| Signal output frequency               | fc         | -       | -       | 150  | kHz  |
| Vertical shift register capacitance   | CP1V, CP2V | -       | 600     | -    | pF   |
| Horizontal shift register capacitance | СР1Н, СР2Н | -       | 110     | -    | pF   |
| Summing gate capacitance              | CSG        | -       | 20      | -    | pF   |
| Reset gate capacitance                | CRG        | -       | 30      | -    | pF   |
| Transfer gate capacitance             | CTG        | -       | 60      | -    | pF   |
| Charge transfer efficiency*1          | CTE        | 0.99995 | 0.99999 | -    | -    |
| DC output level*2                     | Vout       | -15     | -13     | -11  | V    |
| Output impedance*2                    | Zo         | -       | 3       | -    | kΩ   |
| Power consumption*2 *3                | Р          | -       | 12      | 13   | mW   |

#### **■** Electrical and optical characteristics (Ta=-70 °C, unless otherwise noted)

| Parameter                       |                          | Symbol | Min.  | Тур.           | Max. | Unit       |  |
|---------------------------------|--------------------------|--------|-------|----------------|------|------------|--|
| Saturation output voltage       |                          | Vsat   | -     | $Fw \times Sv$ | -    | V          |  |
| Full well capacity              | Vertical                 | Fw     | 150   | 200            | -    | ke-        |  |
| Full well capacity              | Horizontal, summing gate | ΓW     | 600   | 800            | -    |            |  |
| CCD node sensitivity*4          |                          | Sv     | 1.4   | 1.7            | 2.0  | μV/e⁻      |  |
| Dark current*5                  |                          | DS     | -     | 1              | 10   | e-/pixel/s |  |
| Readout noise*6                 |                          | Nr     | -     | 30             | 60   | e⁻ rms     |  |
| Dynamic rango*7                 | Line binning             | DR     | 20000 | 26667          | -    | -          |  |
| Dynamic range*7  Area scanning  |                          | DK     | 5000  | 6666           | -    | -          |  |
| Photo response non-uniformity*8 |                          | PRNU   | -     | ±3             | ±10  | %          |  |
| Spectral response range         | Ta=25 °C                 | λ      | -     | 300 to 1100    | -    | nm         |  |

<sup>\*4:</sup> Load resistance=22  $k\Omega$ 

Fixed pattern noise (peak to peak) × 100 [%] Photo response non-uniformity (PRNU) = Signal



<sup>\*1:</sup> Charge transfer efficiency per pixel measured at half of the full well capacity \*2: The values depend on the load resistance. (VOD=-20 V, load resistance=22 k $\Omega$ )

<sup>\*3:</sup> Power consumption of the on-chip amplifier plus load resistance

<sup>\*5:</sup> Dark current is reduced to half for every 5 to 7 °C decrease in temperature.

<sup>\*6:</sup> Operating frequency=150 kHz

<sup>\*7:</sup> Dynamic range = Full well capacity / Readout noise

<sup>\*8:</sup> Measured at one-half of the saturation output (full well capacity) using LED light (peak emission wavelength: 560 nm)

#### Dark current vs. temperature



KMPDB0314EA

#### Device structure (conceptual drawing of top view)



Note: When viewed from the direction of the incident light, the horizontal shift register is covered with a thick silicon layer (dead layer). However, long-wavelength light passes through the silicon dead layer and may possibly be detected by the horizontal shift register. To prevent this, provide light shield on that area as needed.



### **Timing chart**







KMPDC0338EA

| Parameter                 |                     | Symbol     | Min. | Тур. | Max. | Unit |
|---------------------------|---------------------|------------|------|------|------|------|
| P1V, P2V, TG*9            | Pulse width         | Tpwv       | 100  | -    | -    | μs   |
| P1V, P2V, 1G <sup>3</sup> | Rise and fall times | Tprv, Tpfv | 4000 | -    | -    | ns   |
|                           | Pulse width         | Tpwh       | 3.3  | -    | -    | μs   |
| P1H, P2H* <sup>9</sup>    | Rise and fall times | Tprh, Tpfh | 5    | -    | -    | ns   |
|                           | Duty ratio          | -          | -    | 50   | -    | %    |
|                           | Pulse width         | Tpws       | 3.3  | -    | -    | μs   |
| SG*9                      | Rise and fall times | Tprs, Tpfs | 5    | -    | -    | ns   |
|                           | Duty ratio          | -          | -    | 50   | -    | %    |
| RG                        | Pulse width         | Tpwr       | 60   | -    | -    | ns   |
| KG                        | Rise and fall times | Tprr, Tpfr | 5    | -    | -    | ns   |
| TG-P1H                    | Overlap time        | Tovr       | 60   | -    | -    | μs   |

<sup>\*9:</sup> Symmetrical pulses should be overlapped at 50% of maximum amplitude.

## **→** Dimensional outline (unit: mm)





### **₽** Pin connections

| Pin no. | Symbol | Function                                 | Remark<br>(standard operation) |
|---------|--------|------------------------------------------|--------------------------------|
| 1       | RD     | Reset drain                              | -12 V                          |
| 2       | OS     | Output transistor source                 | RL=22 kΩ                       |
| 3       | OD     | Output transistor drain                  | -20 V                          |
| 4       | OG     | Output gate                              | -5 V                           |
| 5       | SG     | Summing gate                             |                                |
| 6       | -      |                                          |                                |
| 7       | -      |                                          |                                |
| 8       | P2H    | CCD horizontal register clock-2          |                                |
| 9       | P1H    | CCD horizontal register clock-1          |                                |
| 10      | IG2H   | Test point (horizontal input gate-2)     | 0 V                            |
| 11      | IG1H   | Test point (horizontal input gate-1)     | 0 V                            |
| 12      | ISH    | Test point (horizontal input source)     | Connect to RD                  |
| 13      | TG     | Transfer gate                            |                                |
| 14      | P2V    | CCD vertical register clock-2            |                                |
| 15      | P1V    | CCD vertical register clock-1            |                                |
| 16      | -      |                                          |                                |
| 17      | -      |                                          |                                |
| 18      | -      |                                          |                                |
| 19      | SS     | Substrate voltage (applied bias voltage) | +20 V                          |
| 20      | -      |                                          |                                |
| 21      | ISV    | Test point (vertical input source)       | Connect to RD                  |
| 22      | IG2V   | Test point (vertical input gate-2)       | 0 V                            |
| 23      | IG1V   | Test point (vertical input gate-1)       | 0 V                            |
| 24      | RG     | Reset gate                               |                                |

#### Precaution for use (Electrostatic countermeasures)

- Handle these sensors with bare hands or wearing cotton gloves. In addition, wear anti-static clothing or use a wrist band with an earth ring, in order to prevent electrostatic damage due to electrical charges from friction.
- Avoid directly placing these sensors on a work-desk or work-bench that may carry an electrostatic charge.
- Provide ground lines or ground connection with the work-floor, work-desk and work-bench to allow static electricity to discharge.
- Ground the tools used to handle these sensors, such as tweezers and soldering irons.

It is not always necessary to provide all the electrostatic measures stated above. Implement these measures according to the amount of damage that occurs.

#### **Element cooling/heating temperature incline rate**

Element cooling/heating temperature incline rate should be set at less than 5 K/min.

Information described in this material is current as of February, 2014.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use.

Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

## **HAMAMATSU**

www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81) 53-434-3311, Fax: (81) 53-434-5184
U.S.A.: Hamamatsu Corporation: 360 Footbill Road, P.O.Box 6910, Bridgewater, N.J. 08807-0910, U.S.A., Telephone: (1) 908-231-0960, Fax: (1) 908-231-1218
Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (49) 8152-375-0, Fax: (49) 8152-365-8
France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 1882 Massy Cedex, France, Telephone: 33-(1) 69 53 71 00, Fax: 33-(1) 69 53 71 10
United Kingdom: Hamamatsu Photonics UK Limited: 2 Howard Court, 10 Tewin Road, Welwyn Garden City, Hertfordshire AL7 1BW, United Kingdom, Telephone: (44) 1707-294888, Fax: (44) 1707-325777
North Europe: Hamamatsu Photonics Norden AB: Thorshamnsgatan 35 16440 Kista, Sweden, Telephone: (49) 08-509-031-00, Fax: (46) 8-509-031-01
Italy: Hamamatsu Photonics Italia S.R.L.: Strada della Moia, 1 int. 6, 20020 Arese, (Milano), Italy, Telephone: (39) 02-935-81-733, Fax: (39) 02-935-81-741
China: Hamamatsu Photonics (China) Co., Ltd.: 1201 Tower B, Jiaming Center, No.27 Dongsanhuan Beilu, Chaoyang District, Beijing 100020, China, Telephone: (86) 10-6586-6006, Fax: (86) 10-6586-8866