# **CCD** image sensors S16010 series ## Enhanced near infrared sensitivity: QE=36% ( $\lambda$ =1000 nm) The S16010 series is a family of back-thinned FFT-CCD image sensors for photometric applications that offer improved sensitivity in the near infrared region at wavelengths longer than 800 nm. In addition to having high infrared sensitivity, the S16010 series can be used as an image sensor with a long photosensitive area in the direction of the sensor height by binning operation, making it suitable for detectors in Raman spectroscopy. Binning operation also ensures even higher S/N and signal processing speed compared to methods that use an external circuit to add signals digitally. The S16010 series has a pixel size of $14 \times 14$ µm and is available in two image areas of 14.336 (H) $\times 0.896$ (V) mm (1024 $\times$ 64 pixels) and 28.672 (H) $\times$ 0.896 (V) mm (2048 $\times$ 64 pixels). The S16010 series is pin compatible with the S10420-01 series, and so operates under the same drive conditions. #### Features - Enhanced near infrared sensitivity: QE=36% (λ=1000 nm) - → High CCD node sensitivity: 6.5 μV/e⁻ - High full well capacity and wide dynamic range (with anti-blooming function) - Pixel size: 14 × 14 μm - **■** MPP operation #### Applications Raman spectrometers, etc. #### Spectral response (without window, typical example)\*1 KMPDB0595EA \*1: Spectral response with quartz glass is decreased according to the spectral transmittance characteristic of window material. #### **Structure** | Parameter | S16010-1006 | S16010-1106 | | | | | |---------------------------------------|---------------------------------------------------|-------------------|--|--|--|--| | Pixel size (H × V) | 14 × 14 μm | | | | | | | Number of total pixels $(H \times V)$ | 1044 × 70 | 2068 × 70 | | | | | | Number of effective pixels (H × V) | 1024 × 64 | 2048 × 64 | | | | | | Image size $(H \times V)$ | 14.336 × 0.896 mm | 28.672 × 0.896 mm | | | | | | Vertical clock phase | 2-phase | | | | | | | Horizontal clock phase | 4-phase | | | | | | | Output circuit | One-stage MOSFET source follower | | | | | | | Package | 24-pin ceramic DIP (refer to dimensional outline) | | | | | | | Window* <sup>2</sup> | Quartz glass*3 | | | | | | | Coooling | Non-cooled Non-cooled | | | | | | <sup>\*2:</sup> Temporary window type (example: S16010-1006N) is also available upon request. #### **→** Absolute maximum ratings (Ta=25 °C) | Parameter | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------|--------------------------|------|------|------|------| | Operating temperature*4 | Topr | -50 | - | +50 | °C | | Storage temperature | Tstg | -50 | - | +70 | °C | | Output transistor drain voltage | Vod | -0.5 | - | +30 | V | | Reset drain voltage | VRD | -0.5 | - | +18 | V | | Over flow drain voltage | Vofd | -0.5 | - | +18 | V | | Vertical input source voltage | Visv | -0.5 | - | +18 | V | | Horizontal input source voltage | VISH | -0.5 | - | +18 | V | | Over flow gate voltage | Vofg | -10 | - | +15 | V | | Vertical input gate voltage | VIG1V, VIG2V | -10 | - | +15 | V | | Horizontal input gate voltage | VIG1H, VIG2H | -10 | - | +15 | V | | Summing gate voltage | Vsg | -10 | - | +15 | V | | Output gate voltage | Vog | -10 | - | +15 | V | | Reset gate voltage | VRG | -10 | - | +15 | V | | Transfer gate voltage | VTG | -10 | - | +15 | V | | Vertical shift register clock voltage | VP1V, VP2V | -10 | - | +15 | V | | Horizontal shift register clock voltage | VP1H, VP2H<br>VP3H, VP4H | -10 | - | +15 | V | <sup>\*4:</sup> Package temperature Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings. ### **□** Operating conditions (MPP mode, Ta=25 °C) | Parameter | | Symbol | Min. | Тур. | Max. | Unit | | |-----------------------------------------|---------------------|---------|------------------------------|------|------|------|----| | Output transistor drain voltage | | Vod | 23 | 24 | 25 | V | | | Reset drain voltage | | | Vrd | 11 | 12 | 13 | V | | Overflow drain voltage | | | Vofd | 11 | 12 | 13 | V | | I | nput source | | VISV, VISH | - | Vrd | - | V | | Test point V | ertical input g | jate | VIG1V, VIG2V | -9 | -8 | - | V | | H | lorizontal inpu | it gate | VIG1H, VIG2H | -9 | -8 | - | V | | Overflow gate voltage | | | Vofg | 0 | 12 | 13 | V | | Cumming gate voltage | | High | Vsgh | 4 | 6 | 8 | V | | Summing gate voltage | | Low | Vsgl | -6 | -5 | -4 | V | | Output gate voltage | Output gate voltage | | Vog | 4 | 5 | 6 | V | | Poset gate voltage | | High | Vrgh | 4 | 6 | 8 | V | | Reset gate voltage | | Low | VRGL | -6 | -5 | -4 | | | Transfer gate voltage | | High | VTGH | 4 | 6 | 8 | V | | Transfer gate voltage | | Low | VTGL | -9 | -8 | -7 | V | | Vertical shift register clock voltage | | High | VP1VH, VP2VH | 4 | 6 | 8 | | | vertical shift register cio | ick voitage | Low | VP1VL, VP2VL | -9 | -8 | -7 | V | | Harizantal shift register clask voltage | | High | VP1HH, VP2HH<br>VP3HH, VP4HH | 4 | 6 | 8 | V | | Horizontal shift register clock voltage | Clock voltage | Low | VP1HL, VP2HL<br>VP3HL, VP4HL | -6 | -5 | -4 | V | | Substrate voltage | | | Vss | - | 0 | - | V | | External load resistance | | | RL | 90 | 100 | 110 | kΩ | <sup>\*3:</sup> Resin sealing #### **Electrical characteristics (Ta=25 °C, operating conditions: Typ.)** | Parameter | | Symbol | Min. | Тур. | Max. | Unit | |------------------------------|-------|------------|---------|---------|------|------| | Signal output frequency*5 | | fc | - | 0.25 | 0.5 | MHz | | Vertical shift register | -1006 | CP1V, CP2V | - | 600 | - | pF | | capacitance | -1106 | CP1V, CP2V | - | 1200 | - | ρι | | Horizontal shift register | -1006 | Ср1н, Ср2н | - | 80 | - | pF | | capacitance | -1106 | Срзн, Ср4н | - | 160 | - | μ | | Summing gate capacitance | | Csg | - | 10 | - | pF | | Reset gate capacitance | | Crg | - | 10 | - | pF | | Transfer gate capacitance | -1006 | Стб | - | 30 | - | nΕ | | Transfer gate capacitance | -1106 | CIG | - | 60 | - | pF | | Charge transfer efficiency*6 | | CTE | 0.99995 | 0.99999 | - | - | | DC output level*5 | | Vout | 17 | 18 | 19 | V | | Output impedance*5 | | Zo | - | 10 | - | kΩ | | Power consumption*5 *7 | | Р | - | 4 | - | mW | <sup>\*5:</sup> The values vary depending on the load resistance (VoD=24 V, RL=100 k $\Omega$ ). #### **=** Electrical and optical characteristics (Ta=25 °C, operating conditions: Typ., unless otherwise noted) | Parameter | | Symbol | Min. | Тур. | Max. | Unit | |---------------------------|-------------------|--------|-------|-------------|------|-------------------------| | Saturation output voltage | | Vsat | - | Fw × Sv | - | V | | Full well capacity | Vertical | Fw | 50 | 60 | - | ke <sup>-</sup> | | Full well capacity | Horizontal | T FW | 250 | 300 | - | ке | | CCD node sensitivity | | Sv | 5.5 | 6.5 | 7.5 | μV/e <sup>-</sup> | | Dark current*8 | | DS | - | 50 | 200 | e <sup>-</sup> /pixel/s | | Readout noise*9 | | Nr | - | 6 | 15 | e- rms | | Dynamic range*10 | Line binning | Drange | 41700 | 50000 | - | - | | Spectral response range | | λ | - | 200 to 1100 | - | nm | | Photoresponse nonuniformi | ty* <sup>11</sup> | PRNU | - | ±3 | ±10 | % | <sup>\*8:</sup> Dark current nearly doubles for every 5 to 7 °C increase in temperature. Photoresponse nonuniformity = $\frac{\text{Fixed pattern noise (peak to peak)}}{\text{Signal}} \times 100 \, [\%]$ <sup>\*6:</sup> Charge transfer efficiency per pixel, measured at half of the full well capacity <sup>\*7:</sup> Power consumption of the on-chip amplifier plus load resistance <sup>\*9:</sup> Chip temperature: -40 °C, readout frequency: 20 kHz <sup>\*10:</sup> Dynamic range = Full well capacity / Readout noise <sup>\*11:</sup> Measured at one-half of the saturation output (full well capacity) using LED light (peak emission wavelength: 450 nm) #### Dark current vs. temperature #### - Spectral transmittance characteristic of window material KMPDB0303EB #### **▶** Device structure (schematic of CCD chip as riewed from top of dimensional outline) Note: When viewed from the direction of the incident light, the horizontal shift register is covered with a thick silicon layer (dead layer). However, long-wavelength light passes through the silicon dead layer and may possibly be detected by the horizontal shift register. To prevent this, provide light shield on that area as needed. KMPDC0365EC #### Timing chart (line binning) KMPDC0846FA | Para | meter | Symbol | Min. | Тур. | Max. | Unit | |--------------------|------------------------|------------|------|------|------|------| | P1V, P2V, TG | Pulse width*12 | Tpwv | 6 | 8 | - | μs | | P1V, P2V, 1G | Rise and fall times*12 | Tprv, Tpfv | 20 | - | - | ns | | | Pulse width*12 | Tpwh | 1000 | 2000 | - | ns | | P1H, P2H, P3H, P4H | Rise and fall times*12 | Tprh, Tpfh | 10 | - | - | ns | | P10, P20, P30, P40 | Pulse overlap time | Tovrh | 500 | 1000 | - | ns | | | Duty ratio*12 | - | 40 | 50 | 60 | % | | | Pulse width*12 | Tpws | 1000 | 2000 | - | ns | | SG | Rise and fall times*12 | Tprs, Tpfs | 10 | - | - | ns | | 30 | Pulse overlap time | Tovrh | 500 | 1000 | - | ns | | | Duty ratio*12 | - | 40 | 50 | 60 | % | | RG | Pulse width | Tpwr | 100 | 1000 | - | ns | | NG . | Rise and fall times | Tprr, Tpfr | 5 | - | - | ns | | TG-P1H | Overlap time | Tovr | 1 | 2 | - | μs | <sup>\*12:</sup> Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude. #### **S16010** series #### Dimensional outline (unit: mm) Unless otherwise noted: ±0.15 - \*1: Glass thickness (refractive index≈1.5) - \*2: Distance from package bottom to photosensitive surface #### Weight: 4 g | Type no. | Photosensitive area | |-------------|------------------------| | S16010-1006 | 14.336 (H) × 0.896 (V) | | S16010-1106 | 28.672 (H) × 0.896 (V) | KMPDA0631EA #### **₽** Pin connections | Pin no. | Symbol | Function | Remark (standard operation) | |---------|--------|--------------------------------------|-----------------------------| | 1 | OS | Output transistor source | RL=100 kΩ | | 2 | OD | Output transistor drain | +24 V | | 3 | OG | Output gate | +5 V | | 4 | SG | Summing gate | Same pulse as P4H | | 5 | SS | Substrate | GND | | 6 | RD | Reset drain | +12 V | | 7 | P4H | CCD horizontal register clock-4 | | | 8 | P3H | CCD horizontal register clock-3 | | | 9 | P2H | CCD horizontal register clock-2 | | | 10 | P1H | CCD horizontal register clock-1 | | | 11 | IG2H | Test point (horizontal input gate-2) | -8 V | | 12 | IG1H | Test point (horizontal input gate-1) | -8 V | | 13 | OFG | Over flow gate | +12 V | | 14 | OFD | Over flow drain | +12 V | | 15 | ISH | Test point (horizontal input source) | Connect to RD | | 16 | ISV | Test point (vertical input source) | Connect to RD | | 17 | SS | Substrate | GND | | 18 | RD | Reset drain | +12 V | | 19 | IG2V | Test point (vertical input gate-2) | -8 V | | 20 | IG1V | Test point (vertical input gate-1) | -8 V | | 21 | P2V | CCD vertical register clock-2 | | | 22 | P1V | CCD vertical register clock-1 | | | 23 | TG | Transfer gate | Same pulse as P2V | | 24 | RG | Reset gate | | #### OS output waveform example #### - Recommended soldering conditions | Parameter | Specification | Remark | | |--------------------|-----------------------------------|--------------------------------------|--| | Solder temperature | 260 °C max. (once, less than 5 s) | at least 1.8 mm away from lead roots | | #### Precautions (electrostatic countermeasures) - · When handling CCD sensors, always wear a wrist strap and also anti-static clothing, gloves, and shoes, etc. The wrist strap should have a protective resistor (about 1 $M\Omega$ ) on the side closer to the body and be grounded properly. Using a wrist strap having no protective resistor is hazardous because you may receive an electrical shock if electric leakage occurs. - · Avoid directly placing these sensors on a work bench that may carry an electrostatic charge. - · Provide ground lines with the work bench and work floor to allow static electricity to discharge. - $\cdot$ Ground the tools used to handle these sensors, such as tweezers and soldering irons. It is not always necessary to provide all the electrostatic measures stated above. Implement these measures according to the amount of damage that occurs. #### - Related information www.hamamatsu.com/sp/ssd/doc\_en.html - Precautions - · Disclaimer - · Image sensors - Technical information - · FFT-CCD area image sensor #### S16010 series #### Driver circuit for CCD image sensor (S16010 series, S10420-01 series, S14650 series) C11287 [sold separately] The C11287 is a driver circuit designed for Hamamatsu CCD image sensors S16010 series, S10420-01 series, S14650 series. The C11287 can be used in spectrometers, etc. when combined with the CCD image sensor. - Features - **■** Built-in 14-bit A/D converter - ➡ Interface to computer: USB 2.0 - **■** Power supply: USB bus power operation Information described in this material is current as of September 2020. Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications. The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use. Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission. ## AMAMATSU www.hamamatsu.com HAMAMATSU PHOTONICS K.K., Solid State Division 1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81)53-434-3311, Fax: (81)53-434-5184 U.S.A.: Hamamatsu Corporation: 360 Footbill Road, Bridgewater, N.J. 08807, U.S.A., Telephone: (1)908-231-0960, Fax: (1)908-231-1218, E-mail: usa@hamamatsu.com Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (49)8152-375-0, Fax: (49)8152-265-8, E-mail: info@hamamatsu.de France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy, Cedex, France, Telephone: (33)1 69 53 71 00, Fax: (33)1 69 53 71 10, E-mail: info@hamamatsu.fr United Kingdom: Hamamatsu Photonics Norden AB: Torshamnsgatan 35 16440 Kista, Sweden, Telephone: (46)8-509 031 00, Fax: (46)8-509 031 01, E-mail: info@hamamatsu.se Italy: Hamamatsu Photonics Italia S.r.l.: Strada della Moia, 1 int. 6, 20020 Arese (Milano), Italy, Telephone: (39)02-93 58 17 33, Fax: (39)02-93 58 17 41, E-mail: info@hamamatsu.it China: Hamamatsu Photonics (China) Co., Ltd.: 1201 Tower B, Jiaming Center, 27 Dongsanhuan Bellu, Chaoyang District, 100020 Beljing, P.R.China, Telephone: (86)10-6586-6006, Fax: (86)10-6586-2866, E-mail: hpc@hamamatsu.com.cn Taiwan: Hamamatsu Photonics Taiwan Co., Ltd.: 8F-3, No. 158, Section2, Gongdao 5th Road, East District, Hsinchu, 300, Taiwan R.O.C. Telephone: (886)3-659-0081, E-mail: info@hamamatsu.com.cn