



# **CCD** image sensors

S14651/S14661 series

# Photosensitive area structure suitable for spectrometers, high-speed/low-noise type available (1-stage TE-cooled)

The S14651/S14661 series are back-thinned CCD image sensors designed for spectrometers. Low-noise type (S14651 series) and high-speed type (S14661 series) are available. The S14650/S14660 series offer nearly flat spectral response characteristics with high quantum efficiency from the UV to near infrared region. A thermoelectric cooler is placed inside the package to keep the chip temperature constant (approx. 5 °C) during operation.

#### **Features**

- → One-stage TE-cooled type (chip temperature: approx. 5 °C)
- Low etaloning
- ➡ High sensitivity over a wide spectral range and nearly flat spectral response characteristics
- High conversion efficiency:  $6.5 \mu V/e^-$  (S14651 series)  $8 \mu V/e^-$  (S14661 series)
- ➡ High full well capacity and wide dynamic range (Horizontal shift register with anti-blooming function)
- **Pixel size: 14 × 14 μm**

# Applications

Spectrometers and the like

# **Selection guide**

| Type no.    | Total number of pixels | Number of effective pixels | Image size<br>[mm (H) × mm (V)] | Readout speed<br>max.<br>(MHz) | Suitable driver circuit |
|-------------|------------------------|----------------------------|---------------------------------|--------------------------------|-------------------------|
| S14651-1024 | 1044 × 198             | 1024 × 192                 | 14.336 × 2.688                  | 0.5                            | C11860                  |
| S14651-2048 | 2068 × 198             | 2048 × 192                 | 28.672 × 2.688                  | 0.5                            | C11000                  |
| S14661-1024 | 1044 × 198             | 1024 × 192                 | 14.336 × 2.688                  | 10                             | _                       |
| S14661-2048 | 2068 × 198             | 2048 × 192                 | 28.672 × 2.688                  | 10                             |                         |

#### **Structure**

| Parameter          | S14651 series                    | S14661 series                    |  |  |  |  |
|--------------------|----------------------------------|----------------------------------|--|--|--|--|
| Pixel size (H × V) | 14 × 1                           | 14 μm                            |  |  |  |  |
| Vertical clock     | 2-pl                             | nase                             |  |  |  |  |
| Horizontal clock   | 4-pl                             | nase                             |  |  |  |  |
| Output circuit     | One-stage MOSFET source follower | Two-stage MOSFET source follower |  |  |  |  |
| Package            | 28-pin ceramic DIP (refe         | r to dimensional outlines)       |  |  |  |  |
| Window material*1  | Quartz                           | Quartz glass*1                   |  |  |  |  |
| Cooling            | One-stage                        | TE-cooled                        |  |  |  |  |

<sup>\*1:</sup> Hermetically sealed

# **→** Absolute maximum ratings (Ta=25 °C)

| Parameter                                  | Symbol                   | Condition       | Min.               | Тур.                | Max.               | Unit |
|--------------------------------------------|--------------------------|-----------------|--------------------|---------------------|--------------------|------|
| Operating temperature*2                    | Topr                     |                 | -50                | -                   | +50                | °C   |
| Storage temperature                        | Tstg                     |                 | -50                | -                   | +70                | °C   |
| Output transistor S14651 series            | Vod                      |                 | -0.5               | -                   | +30                | V    |
| drain voltage S14661 series                | VOD                      |                 | -0.5               | -                   | +25                | V    |
| Reset drain voltage                        | Vrd                      |                 | -0.5               | -                   | +18                | V    |
| Output amplifier return voltage            | Vret                     |                 | -0.5               | -                   | +18                | V    |
| Overflow drain voltage                     | Vofd                     |                 | -0.5               | -                   | +18                | V    |
| Vertical input source voltage              | Visv                     |                 | -0.5               | -                   | +18                | V    |
| Horizontal input source voltage            | VISH                     |                 | -0.5               | -                   | +18                | V    |
| Overflow gate voltage                      | Vofg                     |                 | -10                | -                   | +15                | V    |
| Vertical input gate voltage                | Vigv                     |                 | -10                | -                   | +15                | V    |
| Horizontal input gate voltage              | VIGH                     |                 | -10                | -                   | +15                | V    |
| Summing gate voltage                       | Vsg                      |                 | -10                | -                   | +15                | V    |
| Output gate voltage                        | Vog                      |                 | -10                | -                   | +15                | V    |
| Reset gate voltage                         | VRG                      |                 | -10                | -                   | +15                | V    |
| Transfer gate voltage                      | VTG                      |                 | -10                | -                   | +15                | V    |
| Vertical shift register clock voltage      | VP1V, VP2V               |                 | -10                | -                   | +15                | V    |
| Maximum current of built-in TE-cooler*3 *4 | Imax                     | Tc*5=Th*6=25 °C | -                  | -                   | 1.8                | Α    |
| Maximum voltage of built-in TE-cooler      | Vmax                     | Tc*5=Th*6=25 °C | -                  | -                   | 3.5                | V    |
| Horizontal shift register clock voltage    | VP1H, VP2H<br>VP3H, VP4H |                 | -10                | -                   | +15                | V    |
| Soldering conditions*7                     | Tsol                     |                 | 260 °C, within 5 s | , at least 2 mm awa | ay from lead roots | -    |

<sup>\*2:</sup> Chip temperature

Note: Exceeding the absolute maximum ratings even momentarily may cause a drop in product quality. Always be sure to use the product within the absolute maximum ratings.

# **→** Operating conditions (MPP mode, Ta=25 °C)

|                   | Parameter                  |        | Cymbol                       | 5    | 14651 serie | es   | 5    | 314661 serie | !S    | Unit  |
|-------------------|----------------------------|--------|------------------------------|------|-------------|------|------|--------------|-------|-------|
| raidilietei       |                            | Symbol | Min.                         | Тур. | Max.        | Min. | Тур. | Max.         | Offic |       |
| Output tran       | sistor drain voltag        | e      | Vod                          | 23   | 24          | 25   | 12   | 15           | 18    | V     |
| Reset drain       | voltage                    |        | VrD                          | 11   | 12          | 13   | 14   | 15           | 16    | V     |
| Overflow dr       | ain voltage                |        | Vofd                         | 11   | 12          | 13   | 11   | 12           | 13    | V     |
| Overflow ga       | ate voltage                |        | Vofg                         | 0    | 12          | 13   | 0    | 13           | 14    | V     |
| Output gate       | voltage                    |        | Vog                          | 4    | 5           | 6    | 4    | 5            | 6     | V     |
| Substrate v       | oltage                     |        | Vss                          | -    | 0           | -    | -    | 0            | -     | V     |
| Output amp        | lifier return voltage      | e*8    | Vret                         |      |             |      | -    | 1            | 2     | V     |
|                   | Input source               |        | VISV, VISH                   | -    | VRD         | -    | -    | VRD          | -     |       |
| Test point        | Vertical input gat         | e      | Vigv                         | -9   | -8          | -    | -9   | -8           | -     | V     |
|                   | Horizontal input of        | gate   | VIGH                         | -9   | -8          | -    | -9   | -8           | -     |       |
| Vortical shift    | register clock voltage     | High   | VP1VH, VP2VH                 | 4    | 6           | 8    | 4    | 6            | 8     | V     |
| vertical Still C  | register clock voltage     | Low    | VP1VL, VP2VL                 | -9   | -8          | -7   | -9   | -8           | -7    | V     |
| Harizantal chif   | t register clock voltage   | High   | VР1НН, VР2НН<br>VР3НН, VР4НН | 4    | 6           | 8    | 4    | 6            | 8     | V     |
| Horizontal Sili   | i register clock voltage   | Low    | VP1HL, VP2HL<br>VP3HL, VP4HL | -6   | -5          | -4   | -6   | -5           | -4    | V     |
| Cummina a         | ata valtada                | High   | Vsgh                         | 4    | 6           | 8    | 4    | 6            | 8     | V     |
| Summing g         | ate voitage                | Low    | Vsgl                         | -6   | -5          | -4   | -6   | -5           | -4    | ) v   |
| Reservate voltage |                            | High   | VRGH                         | 4    | 6           | 8    | 4    | 6            | 8     | · V   |
|                   |                            | Low    | VRGL                         | -6   | -5          | -4   | -6   | -5           | -4    | \ \ \ |
| Transfor ga       | Transfer gate voltage High |        | VTGH                         | 4    | 6           | 8    | 4    | 6            | 8     | V     |
| mansier ga        | te voitage                 | Low    | VTGL                         | -9   | -8          | -7   | -9   | -8           | -7    | \ \ \ |
| External loa      | nd resistance              |        | RL                           | 90   | 100         | 110  | 2.0  | 2.2          | 2.4   | kΩ    |

<sup>\*8:</sup> Output amplifier return voltage is a positive voltage with respect to substrate voltage, but the current flows out from the sensor.



<sup>\*3:</sup> If the current greater than this value flows into the thermoelectric cooler, the heat absorption begins to decrease due to the Joule heat. It should be noted that this value is not the damage threshold value. To protect the thermoelectric cooler and maintain stable operation, the supply current should be less than 60% of this maximum current.

<sup>\*4:</sup> To ensure stable temperature control, ΔT (temperature difference between Th and Tc) should be less than 30 °C. If ΔT exceeds 30 °C, product characteristics may deteriorate. For example, the dark current uniformity may degrade.

<sup>\*5:</sup> Temperature of the cooling side of thermoelectric cooler \*6: Temperature of the heat radiating side of thermoelectric cooler

<sup>\*7:</sup> Use a soldering iron.

# **■** Electrical characteristics [Ta=25 °C, operating conditions: Typ. value (P.2)]

| Parameter                     |       | Symbol     | S       | 14651 serie | S    | S       | 14661 serie | S    | Unit  |
|-------------------------------|-------|------------|---------|-------------|------|---------|-------------|------|-------|
|                               |       | Syllibol   | Min.    | Тур.        | Max. | Min.    | Тур.        | Max. | Offic |
| Output signal frequency*9     |       | fc         | -       | 0.25        | 0.5  | -       | 5           | 10   | MHz   |
| Vertical shift register       | -1024 | CP1V, CP2V | -       | 1800        | -    | -       | 1800        | -    | nE    |
| capacitance                   | -2048 | CPIV, CP2V | -       | 3600        | -    | -       | 3600        | -    | pF    |
| Horizontal shift register     | -1024 | Ср1н, Ср2н | -       | 80          | -    | -       | 80          | -    | nE    |
| capacitance                   | -2048 | Срзн, Ср4н | -       | 160         | -    | -       | 160         | -    | pF    |
| Summing gate capacitance      |       | Csg        | -       | 10          | -    | -       | 10          | -    | pF    |
| Reset gate capacitance        |       | CRG        | -       | 10          | -    | -       | 10          | -    | pF    |
| Transfer gate canacitance     | -1024 | Стб        | -       | 30          | -    | -       | 30          | -    | pF    |
| Transfer gate capacitance     | -2048 | CIG        | -       | 60          | -    | -       | 60          | -    | pΓ    |
| Charge transfer efficiency*10 |       | CTE        | 0.99995 | 0.99999     | -    | 0.99995 | 0.99999     | -    | -     |
| DC output level**9            |       | Vout       | 17      | 18          | 19   | 7       | 8           | 9    | V     |
| Output impedance*9            |       | Zo         | -       | 10          | -    | -       | 0.3         | -    | kΩ    |
| Power consumption*9 *11       |       | Р          | -       | 4           | -    | -       | 75          | -    | mW    |

<sup>\*9:</sup> The values depend on the load resistance (S14651 series: VOD=24 V,  $RL=100 \text{ k}\Omega$ , S14661 series: VOD=15 V,  $RL=2.2 \text{ k}\Omega$ )

# **E** Electrical and optical characteristics [Ta=25 °C, operating conditions: Typ. value (P.2), unless otherwise noted]

| Parameter               |              | Cymbol | S14651 series |             |      | S14661 series |             |      | Unit                    |
|-------------------------|--------------|--------|---------------|-------------|------|---------------|-------------|------|-------------------------|
|                         |              | Symbol | Min.          | Тур.        | Max. | Min.          | Тур.        | Max. | UIIIL                   |
| Saturation output vol   | tage         | Vsat   | -             | Fw × Sv     | -    | -             | Fw × Sv     | -    | V                       |
| Full well capacity      | Vertical     | Fw     | 50            | 60          | -    | 50            | 60          | -    | ke-                     |
| Full well capacity      | Horizontal   | ΓW     | 250           | 300         | -    | 150           | 200         | -    | , ke                    |
| Conversion efficiency   | ·12          | CE     | 5.5           | 6.5         | 7.5  | 7             | 8           | 9    | μV/e⁻                   |
| Dark current*13         |              | DS     | -             | 50          | 500  | -             | 50          | 500  | e <sup>-</sup> /pixel/s |
| Readout noise*14        |              | Nr     | -             | 6           | 15   | -             | 30          | 45   | e⁻ rms                  |
| Dynamic range*15        | Line binning | DR     | 41700         | 50000       | -    | 5000          | 6670        | -    | -                       |
| Spectral response range |              | λ      | -             | 200 to 1100 | -    | -             | 200 to 1100 | -    | nm                      |
| Photoresponse nonun     | iformity*16  | PRNU   | -             | ±3          | ±10  | -             | ±3          | ±10  | %                       |

<sup>\*12:</sup> The values depend on the load resistance (S14651 series: VoD=24 V, RL=100 k $\Omega$ , S14661 series: VoD=15 V, RL=2.2 k $\Omega$ )

Photoresponse nonuniformity = 
$$\frac{\text{Fixed pattern noise (peak to peak)}}{\text{Signal}} \times 100 \, [\%]$$



<sup>\*10:</sup> Charge transfer efficiency per pixel, measured at half of the full well capacity

<sup>\*11:</sup> Power consumption of the on-chip amp plus load resistance

<sup>\*13:</sup> Dark current is reduced to half for every 5 to 7 °C decrease in temperature.

<sup>\*14:</sup> S14651 series (temperature: -40 °C): fc=20 kHz, S14661 series (temperature: 25 °C): fc= 5 MHz

<sup>\*15:</sup> Dynamic range = full well capacity/readout noise

<sup>\*16:</sup> Measured at half the saturation output using an LED light (peak emission wavelength: 660 nm)

# Spectral response (without window)\*17







# characteristics of the quartz glass.

# Spectral transmittance characteristics of window material



## Dark current vs. temperature



# **Device structure (schematic of CCD chip as viewed from top of dimensional outline)**

### S14651 series



Note: When viewed from the light input side, the horizontal shift register is covered by the thick area of the silicon (insensitive area), but long-wavelength light may pass through the insensitive silicon area. This light may be received by the horizontal shift register. Take measures such as shielding the light.

KMPDC0703EA

### S14661 series



Note: When viewed from the light input side, the horizontal shift register is covered by the thick area of the silicon (insensitive area), but long-wavelength light may pass through the insensitive silicon area. This light may be received by the horizontal shift register. Take measures such as shielding the light.



# S14651/S14661 series

# Timing chart (line binning)



<sup>\*</sup> An external shutter is not necessarily required.

When not using an external shutter, light entering during the vertical binning period and readout period is read out as signal.

KMPDC0686E

|           | Parameter              | Symbol     | S1   | 4651 ser | ies  | S14661-1024 |      | S14661-2048 |      |      | Unit |       |
|-----------|------------------------|------------|------|----------|------|-------------|------|-------------|------|------|------|-------|
|           | 1 didifictei           |            | Min. | Тур.     | Max. | Min.        | Тур. | Max.        | Min. | Тур. | Max. | Offic |
| P1V, P2V, | Pulse width*18         | Tpwv       | 6    | 16       | -    | 1           | 8    | -           | 2    | 16   | -    | μs    |
| TG        | Rise and fall times*18 | Tprv, Tpfv | 20   | -        | -    | 20          | -    | -           | 20   | -    | -    | ns    |
|           | Pulse width*18         | Tpwh       | 1000 | 2000     | -    | 50          | 100  | -           | 50   | 100  | -    | ns    |
| P1H, P2H, | Rise and fall times*18 | Tprh, Tpfh | 10   | -        | -    | 10          | -    | -           | 10   | -    | -    | ns    |
| P3H, P4H  | Pulse overlap time     | Tovrh      | 500  | 1000     | -    | 25          | 50   | -           | 25   | 50   | -    | ns    |
|           | Duty ratio*18          | -          | 40   | 50       | 60   | 40          | 50   | 60          | 40   | 50   | 60   | %     |
|           | Pulse width*18         | Tpws       | 1000 | 2000     | -    | 50          | 100  | -           | 50   | 100  | -    | ns    |
| SG        | Rise and fall times*18 | Tprs, Tpfs | 10   | -        | -    | 10          | -    | -           | 10   | -    | -    | ns    |
| 30        | Pulse overlap time     | Tovrh      | 500  | 1000     | -    | 25          | 50   | -           | 25   | 50   | -    | ns    |
|           | Duty ratio*18          | -          | 40   | 50       | 60   | 40          | 50   | 60          | 40   | 50   | 60   | %     |
| RG        | Pulse width            | Tpwr       | 100  | 1000     | -    | 5           | 15   | 1           | 5    | 15   | -    | ns    |
| RG        | Rise and fall times    | Tprr, Tpfr | 5    | -        | -    | 5           | -    | -           | 5    | -    | -    | ns    |
| TG - P1H  | Overlap time           | Tovr       | 1    | 2        | -    | 1           | 2    | -           | 1    | 2    | -    | μs    |

<sup>\*18:</sup> Symmetrical clock pulses should be overlapped at 50% of maximum pulse amplitude.

# Dimensional outline (unit: mm)



KMPDA0590E

# S14651/S14661 series

# **₽** Pin connections

| C1  | 160 | 1 0         | ries   |
|-----|-----|-------------|--------|
| ~ I | 40  | <b>1 SE</b> | aries. |

| Pin no. | Symbol | Function                             | Remark (standard operation) |
|---------|--------|--------------------------------------|-----------------------------|
| 1       | OS     | Output transistor source             | RL=100 kΩ                   |
| 2       | OD     | Output transistor drain              | +24 V                       |
| 3       | OG     | Output gate                          | +5 V                        |
| 4       | SG     | Summing gate                         | Same pulse as P4H           |
| 5       | SS     | Substrate                            | GND                         |
| 6       | RD     | Reset drain                          | +12 V                       |
| 7       | Th1    | Thermistor                           |                             |
| 8       | P-     | TE-cooler-                           |                             |
| 9       | P4H    | CCD horizontal register clock-4      |                             |
| 10      | P3H    | CCD horizontal register clock-3      |                             |
| 11      | P2H    | CCD horizontal register clock-2      |                             |
| 12      | P1H    | CCD horizontal register clock-1      |                             |
| 13      | -      |                                      |                             |
| 14      | IGH    | Test point (horizontal input gate)   | -8 V                        |
| 15      | OFG    | Overflow gate                        | +12 V                       |
| 16      | OFD    | Overflow drain                       | +12 V                       |
| 17      | ISH    | Test point (horizontal input source) | Connect to RD               |
| 18      | ISV    | Test point (vertical input source)   | Connect to RD               |
| 19      | SS     | Substrate                            | GND                         |
| 20      | RD     | Reset drain                          | +12 V                       |
| 21      | P+     | TE-cooler+                           |                             |
| 22      | Th2    | Thermistor                           |                             |
| 23      | -      |                                      |                             |
| 24      | IGV    | Test point (vertical input gate)     | -8 V                        |
| 25      | P2V    | CCD vertical register clock-2        |                             |
| 26      | P1V    | CCD vertical register clock-1        |                             |
| 27      | TG     | Transfer gate                        | Same pulse as P2V           |
| 28      | RG     | Reset gate                           | ·                           |

# S14661 series

| Pin no. | Symbol | Function                             | Remark (standard operation) |
|---------|--------|--------------------------------------|-----------------------------|
| 1       | OS     | Output transistor source             | RL=2.2 kΩ                   |
| 2       | OD     | Output transistor drain              | +15 V                       |
| 3       | OG     | Output gate                          | +5 V                        |
| 4       | SG     | Summing gate                         | Same pulse as P4H           |
| 5       | Vret   | Output amplifier return              | +1 V                        |
| 6       | RD     | Reset drain                          | +15 V                       |
| 7       | Th1    | Thermistor                           |                             |
| 8       | P-     | TE-cooler-                           |                             |
| 9       | P4H    | CCD horizontal register clock-4      |                             |
| 10      | P3H    | CCD horizontal register clock-3      |                             |
| 11      | P2H    | CCD horizontal register clock-2      |                             |
| 12      | P1H    | CCD horizontal register clock-1      |                             |
| 13      | -      |                                      |                             |
| 14      | IGH    | Test point (horizontal input gate)   | -8 V                        |
| 15      | OFG    | Overflow gate                        | +13 V                       |
| 16      | OFD    | Overflow drain                       | +12 V                       |
| 17      | ISH    | Test point (horizontal input source) | Connect to RD               |
| 18      | ISV    | Test point (vertical input source)   | Connect to RD               |
| 19      | SS     | Substrate                            | GND                         |
| 20      | RD     | Reset drain                          | +15 V                       |
| 21      | P+     | TE-cooler+                           |                             |
| 22      | Th2    | Thermistor                           |                             |
| 23      | -      |                                      |                             |
| 24      | IGV    | Test point (vertical input gate)     | -8 V                        |
| 25      | P2V    | CCD vertical register clock-2        |                             |
| 26      | P1V    | CCD vertical register clock-1        |                             |
| 27      | TG     | Transfer gate                        | Same pulse as P2V           |
| 28      | RG     | Reset gate                           | ·                           |



# OS output waveform example





# ➡ High-speed signal processing circuit example (using S14661-1024/-2048 and analog front-end IC)



KMPDC0685EA

# **■** Specifications of built-in TE-cooler (Typ., vacuum condition)

| Parameter                  | Symbol | Condition | Specification | Unit |
|----------------------------|--------|-----------|---------------|------|
| Internal resistance        | Rint   | Ta=25 °C  | 1.6           | Ω    |
| Maximum heat absorption*19 | Qmax   |           | 4.0           | W    |

<sup>\*19:</sup> This is a theoretical heat absorption level that offsets the temperature difference in the thermoelectric cooler when the maximum current is supplied to the unit.



KMPDC0517EA

# Specifications of built-in temperature sensor

A thermistor chip is built in the same package with a CCD chip, and the CCD chip temperature can be monitored with it. A relation between the thermistor resistance and absolute temperature is expressed by the following equation.

 $RT1 = RT2 \times exp BT1/T2 (1/T1 - 1/T2)$ 

RT1: Resistance at absolute temperature T1 [K] RT2: Resistance at absolute temperature T2 [K]

BT1/T2: B constant [K]

The characteristics of the thermistor used are as follows.

R298=10 kΩ B298/323=3900 K



KMPDC0518EA

## S14651/S14661 series

## Precautions (electrostatic countermeasures)

- · If the thermoelectric cooler does not radiate away sufficient heat, then the product temperature will rise and cause physical damage or deterioration to the product. Make sure there is sufficient heat dissipation during cooling. As a heat dissipation measure, we recommend applying a high heat-conductivity material (silicone grease, etc.) over the entire area between the product and the heatsink (metallic block, etc.), and screwing and securing the product to a heatsink.
- · Handle these sensors with bare hands or wearing cotton gloves. In addition, wear anti-static clothing or use a wrist band with an earth ring, in order to prevent electrostatic damage due to electrical charges from friction.
- · Do not place the sensor directly on workbenches or floors that may become charged with static electricity.
- · Connect a ground wire to workbenches or floors in order to discharge static electricity.
- · Ground tools, such as tweezers and soldering irons, that are used to handle the sensor.

It is not always necessary to provide all the electrostatic countermeasures stated above. Implement these countermeasures according to the extent of deterioration or damage that may occur.

#### Related information

www.hamamatsu.com/sp/ssd/doc\_en.html

- Precautions
- · Disclaimer
- · Image sensors
- Technical information
- · FFT-CCD area image sensor

# Driver circuit C11860 (sold separately) for CCD image sensor (S11511/S14651 series, S11850-1106)

The C11860 is a driver circuit developed for the Hamamatsu CCD image sensor S11511/S14651 series, S11850-1106.

#### Features

- **■** Built-in 16-bit A/D converter
- The sensor circuit board and interface circuit board are connected using a flexible cable.
- → Interface: USB 2.0
- **External synchronization capable**
- **⇒** Single power supply: +5 VDC
- Sensor cooling control (approx. +5 °C)



The content of this document is current as of June 2018.

Product specifications are subject to change without prior notice due to improvements or other reasons. This document has been carefully prepared and the information contained is believed to be accurate. In rare cases, however, there may be inaccuracies such as text errors. Before using these products, always contact us for the delivery specification sheet to check the latest specifications.

The product warranty is valid for one year after delivery and is limited to product repair or replacement for defects discovered and reported to us within that one year period. However, even if within the warranty period we accept absolutely no liability for any loss caused by natural disasters or improper product use. Copying or reprinting the contents described in this material in whole or in part is prohibited without our prior permission.

# AMAMATSU

www.hamamatsu.com

HAMAMATSU PHOTONICS K.K., Solid State Division

1126-1 Ichino-cho, Higashi-ku, Hamamatsu City, 435-8558 Japan, Telephone: (81) 53-434-3311, Fax: (81) 53-434-5184

1120-1 ICHIIIO-CIIO, RIGASTI-RU, FlatHildItalSu City, 433-6350 Japalii, Telephrone: (1) 908-231-908, [7 IS A, Telephrone: (2) 908-231-91218, E-mail: usa@hamamatsu.com
Germany: Hamamatsu Photonics Deutschland GmbH: Arzbergerstr. 10, D-82211 Herrsching am Ammersee, Germany, Telephone: (3) 8152-375-0, Fax: (49) 8152-265-8, E-mail: info@hamamatsu.de
France: Hamamatsu Photonics France S.A.R.L.: 19, Rue du Saule Trapu, Parc du Moulin de Massy, 91882 Massy Cedex, France, Telephone: 33-(1) 69 53 71 00, Fax: 33-(1) 69 53 71 10, E-mail: info@hamamatsu.de
United Kingdom: Hamamatsu Photonics Ik Limited: 2 Howard Court, 10 Tewin Road, Welvyn Garden Clark Til BW, United Kingdom, Telephone: (4) 1707-29488, Fax: (49) 1707-325777, E-mail: info@hamamatsu.co.uk
North Europe: Hamamatsu Photonics Norden AB: Torshamnsgatan 35 16440 kista, Sweden, Telephone: (46)8-509 031 00, Fax: (46)8-509 031 01, E-mail: info@hamamatsu.se
Italy: Hamamatsu Photonics (Clina) Co., Ltd.: 81201, Jiaming Center, No.27 Dongsanhuan Beliu, Chaoyang District, Beijing 100020, China, Telephone: (68) 10-6586-6006, Fax: (86) 10-6586-2866, E-mail: hpc@hamamatsu.com.cn
Taiwan: Hamamatsu Photonics Taiwan Co., Ltd.: 87-3, No. 158, Section2, Gongdao 5th Road, East District, Hsinchu, 300, Taiwan R.O.C. Telephone: (886)03-659-0081, E-mail: info@hamamatsu.com.tw